

# Applications Note: OR6352BSBC High Efficiency 1MHz, 2A Step Up Regulator Preliminary Specification

## **General Description**

The OR6352BSBC is a high efficiency, current-mode control Boost regulator. The device integrates a  $130m\Omega$  low  $R_{DS(ON)}$  N-channel MOSFET for high efficiency. The fixed  $1\,MHz$  switching frequency and internal compensation reduce external components size and count. The build-in internal soft start circuitry minimizes the inrush current at start-up.

The OR6352BSBC is available in compact SOT23-6 package.

# **Ordering Information**



### **Features**

. Wide input range: 3-8V bias input, 16Vout max

Minimum on time: 100ns typical
Minimum offtime: 100ns typical

. Low Rds(on):  $130m\Omega$ 

. RoHS Compliant and Halogen Free

. Accurate Reference:  $0.6V_{REF}$ . Compact package: SOT23-6

## **Applications**

. WLED Drivers

. Networking cards powered from PCI or PCIexpress slots

| Temperature Range: -40 C to 85 C |              |      |  |  |
|----------------------------------|--------------|------|--|--|
| Ordering Number                  | Package type | Note |  |  |
| OR6352BSBC                       | SOT23-6      | 2A   |  |  |

100C to 050C

**Typical Applications** 







Figure 2. Efficiency vs Load Current



# Pinout (top view)



Top Mark: UBxyz (Device code: UB, x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number | Pin Description                                                                                                                                              |  |  |  |
|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| IN       | 5          | Input pin. Decouple this pin to GND pin with 1uF ceramic cap.                                                                                                |  |  |  |
| GND      | 2          | Ground pin                                                                                                                                                   |  |  |  |
| LX       | 1          | Inductor node. Connect an inductor between IN pin and LX pin.                                                                                                |  |  |  |
| FB       | 3          | Feedback pin. Connect a resistor R1 between $V_{OUT}$ and FB, and a resistor R2 between FB and GND to program the output voltage: $V_{OUT}$ =0.6V*(R1/R2+1). |  |  |  |
| EN       | 4          | Enable control. High to turn on the part. Don't leave it floated.                                                                                            |  |  |  |
| NC       | 6          | No connection.                                                                                                                                               |  |  |  |

## Absolute Maximum Ratings (Note 1)

| LX, IN, EN                                | 18 V          |
|-------------------------------------------|---------------|
| All other pins                            | 3 . 6V        |
| LX, IN, EN                                | 0.6W          |
| Package Thermal Resistance (Note 2)       |               |
| heta JA                                   | 161 °C/W      |
| θ ις                                      | 130 ° C/W     |
| Junction Temperature Range                | 125 ° C       |
| Lead Temperature (Soldering, 10 sec.)     | 260 °C        |
| Storage Temperature Range                 | 65°C to 150°C |
|                                           |               |
| Recommended Operating Conditions (Note 3) |               |
| Input Voltage Supply                      | 3V to 8V      |
| Junction Temperature Range                |               |

Ambient Temperature Range ------ 40°C to 85°C



## **Electrical Characteristics**

( $V_{IN} = 5V$ ,  $V_{OUT} = 12V$ ,  $I_{OUT} = 100 \,\text{mA}$ ,  $T_A = 25 \,^{\circ}\text{C}$  unless otherwise specified)

| Parameter                               | Symbol               | Test Conditions | Min   | Тур | Max   | Unit |
|-----------------------------------------|----------------------|-----------------|-------|-----|-------|------|
| Input Voltage Range                     | V <sub>IN</sub>      |                 | 3     |     | 8     | V    |
| Quiescent Current                       | IQ                   | $V_{FB}=0.66V$  |       | 100 |       | μΑ   |
| Shutdown Current                        | I <sub>SHDN</sub>    | EN=0            |       |     | 15    | μA   |
| Low Side Main FET RON                   | Rds(on)              |                 |       | 130 |       | mΩ   |
| Main FET Current<br>Limit               | $I_{LIM1}$           |                 | 2     |     |       | A    |
| Switching Frequency                     | Fsw                  |                 | 0.8   | 1   | 1.2   | MHz  |
| Feedback Reference<br>Voltage           | V <sub>REF</sub>     |                 | 0.588 | 0.6 | 0.612 | V    |
| FB pin input current                    |                      |                 |       | 50  |       | nA   |
| IN UVLO Rising                          | V <sub>IN,UVLO</sub> |                 |       |     | 1.8   | V    |
| Threshold                               |                      |                 |       |     |       |      |
| UVLO Hysteresis                         | Uvlo,hys             |                 |       | 0.1 |       | V    |
| Thermal Shutdown<br>Temperature         | T <sub>SD</sub>      |                 |       | 150 |       | °C   |
| Thermal Shutdown<br>Recovery Hysteresis |                      |                 |       | 15  |       | °C   |
| EN Rising Threshold                     | $V_{ENH}$            |                 | 1.5   |     |       | V    |
| EN Falling Threshold                    | V <sub>ENL</sub>     |                 |       |     | 0.4   | V    |
| EN Pin Input Current                    | I <sub>EN</sub>      |                 | 0     |     | 100   | nA   |
| Max Duty Cycle                          |                      |                 |       | 90  |       | %    |

**Note 1**: Stresses listed beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may remain possibility to affect device reliability.

Note 2:  $\theta$  JA is measured in the natural convection at  $T_A = 25^{\circ}\text{C}$  on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on 2" x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane.

Note 3: The device is not guaranteed to function outside its operating conditions.





# **Typical Performance Characteristics**







Time (100µs/div)









# OR6352BSBC









Shutdown from Enable (V₃N=3.3V , Vouт=5V , lo=1A)



Time (2ms/div)

Startup from Enable



Time (40 µs/div)



Time (2ms/div)

Time (200 µs/div)



# OR6352BSBC



Time (1µs/div)



Time (1µs/div)



Time (1µs/div)



AN\_OR6352BSBC Rev. 0.1



## **Applications Information**

Because of the high integration in the OR6352BSBC IC, the application circuit based on this regulator IC is rather simple. Only input capacitor  $C_{\text{IN}}$ , output capacitor  $C_{\text{OUT}}$ , inductor L, diode D and feedback resistors (R  $_{1}$  and R  $_{2}$ ) need to be selected for the targeted applications specifications.

#### Feedback resistor dividers R1 and R2:

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_1$  and  $R_2$ . A value of between 10k and 1M is recommended for both resistors. If  $R_1$ =200k is chosen, then  $R_2$  can be calculated to be:

$$R_2 \equiv (R_1 \text{ X}0.6 \text{V})/(\text{Vout} -_{0.6} \text{V})$$

#### Input capacitor Cin:

The ripple current through input capacitor is calculated as:

Icin\_rms = 
$$\frac{V_{\text{IN}} \cdot (V_{\text{OUT}} - V_{\text{IN}})}{2\sqrt{3} \cdot L \cdot F_{\text{SW}} \cdot V_{\text{OUT}}}$$

To minimize the potential noise problem, place a typical X5R or better grade ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by  $C_{\rm IN}$ , and IN/GND pins.In this case a 10uF low ESR ceramic is recommended.

#### **Output capacitor Cout:**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X5R or better grade ceramic capacitor with 10uF/25V.

#### **Boost inductor L:**

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum average input current. The inductance is calculated as:

$$L = \frac{\left(\left|\frac{V_{N}}{V_{OUT}}\right|^{2} - \frac{\left(V_{OUT} - V_{IN}\right)}{F_{SW} \text{ X Iout, MAX X40}\%}$$

where  $F_{SW}$  is the switching frequency and  $I_{OUT,MAX}$  is the maximum load current.

The OR6352BSBC regulator IC is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

2) The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

$$I_{SAT,MIN} > I_{((V_{IN}))} | X_{IMT,MAX} + \frac{1}{2 \times F} |_{USW}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<50mohm to achieve a good overall efficiency.

#### **Enable Operation**

Pulling the EN pin low (<0.4V) will shut down the device. During the shutdown mode, the OR6352BSBC shut down current drops to lower than 15uA, Driving the

#### Soft-start(En Control)

The OR6352BSBC has a built-in soft-start to control the

rising slew rate of the output voltage and limit the input current surge during IC start-up. 200us turn on delay time before the initial soft-start, the typical soft-start time is 1ms.

#### **Diode Selection**

Schottky diode is a good choice for high efficiency operation because of its low forward voltage drop and fast reverse recovery. The average diode current is current is equal to the output current:

 $I_{AVG} = I_{OUT}$ 





And the diode reverse voltage is equal to the output voltage. The reverse breakdown voltage of the schottky diode should be larger than the output voltage.

#### **Applications with Large Bulk Capacitance**

In applications with large bulk capacitance on the output, a very high inrush current can be seen flow through the inductor during power on. To avoid this inrush current flow into the IC and cause any unexpected damage, a Zener diode connected from power input to the output or an RC delay circuit added on EN pin of the IC can be used. Refer to the circuit below.



#### **Layout Design:**

The layout design of OR6352BSBC regulator is relatively simple. For the best efficiency and minimum noise

problems, we should place the following components close to the IC:  $C_{\rm IN},\ L,\ R_1$  and  $R_2$ .

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- 2)  $C_{\rm IN}$  must be close to Pins IN and GND. The loop area formed by  $C_{\rm IN}$  and GND must be minimized.
- 3) The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem.
- 4) The components  $R_1$  and  $R_2$ , and the trace connecting to the FB pin must NOT be adjacent to the LX net on the PCB layout to avoid the noise problem.
- 5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down 1Mohm resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.



# SOT23-6 Package outline & PCB layout design









Notes: All dimensions are in millimeters.

All dimensions don't include mold flash & metal burr.



# **Taping & Reel Specification**

## 1. SOT23-6 (SOT26)



#### Carrier Tape & Reel specification for packages 2.



| Package<br>types | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Reel<br>width(mm) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|------------------|-----------------|------------------|---------------------|-------------------|-----------------------|--------------------|-----------------|
| SOT23-6          | 8               | 4                | 7"                  | 8.4               | 280                   | 160                | 3000            |

## Others: NA